## ELEC 5200/6200 (Fall 2021) Homework 5 Assigned 10/20/21, due 10/29/21 (58 points possible)

**Problem 1:** Read the article (*Communications of the ACM*, volume 59, number 3, pp. 40-45, March 2016) in which David Patterson (an author of your textbook) interviews John Hennessey (the other author of textbook). Then write an opinion in 3-4 sentences on what you think is the most significant idea that Hennessey expresses about computer architecture. The article is available on the Canvas course website (attached to the homework assignment, look for the file p40-patterson.pdf). (4 points)

One thing to note is he expresses that hardware will be super cheap and software is where naneg will lipe. He talks about machine learning and its future, this is significant because AI has grown so much in so little time and is extreamly valuable, He also talks

Problem 2: Consider a chip manufacturer that can construct functional units with the following combinational delays:

Memory read or write 1.2ns Register file read and write 500ps ALU 750 ns Dwn while softwar 13 ramping up1

You may assume that the delay of other hardware units in a datapath is negligible. A customer would like to run a custom software application with the following with the following instruction mix:

R-type: 45%

Branch: 18%

Load: 22%

Store: 15%

a. Should you recommend that the customer use the single cycle or multicycle datapath design studied in class? Empirically justify your answer. (5 points)

multi CPI = 0.45(4) + 0.18(3) + 0.22(5) + 0.15(4) = 4.04multi cycle time = 1.2n5Single CPI = 1 Single time =  $0.5 + 0.75 + 1.2 + 0.5 = 2.95 \, \text{ms}$ Single time =  $0.5 + 0.75 + 1.2 + 0.5 = 2.95 \, \text{ms}$ Ratio =  $1 \times 2.95 \, \text{ms} = 0.660$  $4.04 \times 1.2n5$  b. Assume your customer increases your development budget. You can either purchase an optimizing compiler which makes much better use of memory, reducing the percentage of loads and stores and thereby providing an instruction mix of:

R-type: 62%

Branch: 18%

Load: 10%

Store: 10%

or you can license a third-party memory design which has a latency of 2/3 your in-house memory design. However, you can only afford to do one. How does this impact your choice of datapath design and which improvement should you go with to get the best performance? Empirically justify your answer. (8 points)

optomize Compiler

multi-CPI = 0.62(4) + 0.18(3) +0.10(5) +0.15(4) = 4.12

Ratio = 
$$1 \times 2.95 \text{ ns} = 0.597$$
 $4.12 \times 1.2 \text{ ns}$ 

## 31d Party mem

multi CPI = 4.04

multi Time = 3 01.2ns = 0.8ns

Single Time = 0.5 to.75 to.8 to.5 = 2.85 ns

## Chose 3rd party Mem since performance is improved

Problem 3: Assume that a pipeline register and the program counter each have a delay of 100ps. Time taken by other major hardware units in a RISC-V processor are:

Memory read or write 800ps
Register file read and write 450ps
ALU 1ns
Add unit 1ns

All other hardware, including the control and multiplexers, have negligible delays. Then,

a. What is the maximum clock frequency for a five-stage RISC-V pipeline datapath?

Pipe line should acommodate longest hardware unit

b. Neglecting any hazards and resulting stalls, what are the pipeline latency (in units of time) and the cycles per instruction (CPI) for a long instruction sequence?

(2 points) latency is Sclock Cycles

c. Compare this datapath with a single cycle RISC-V datapath using similar hardware: (10 points)

80095+450ps+1ns+800ps +450ps +100ps = 3.6 ns

| Datapath     | Clock<br>cycle<br>time | Clock<br>frequency | CPI | Time per instruction | Million instructions per second (mips) |
|--------------|------------------------|--------------------|-----|----------------------|----------------------------------------|
| Single-cycle | 3,6ns                  | 2.78×108Hz         |     | 3.6 ns               | 278                                    |
| Pipeline     | lelns                  | 9.09x108Hz         | l   | 1. ITS               | 909                                    |

Note: Show your work!

**Problem 4:** Consider a single-cycle datapath as a one-stage pipeline. It consists of combinational and asynchronous circuitry and a single clocked register, the program counter (PC). Its total cycle time consists of an interval q required by the register and an interval h used by the rest of the circuitry:

| q    | e h/n3         | • • | h/n7          | W.   | b/n→          |
|------|----------------|-----|---------------|------|---------------|
| Reg. | Stage 1<br>Res | Reg | Slagez<br>Res | हिन् | Slage}<br>Reg |

(a) Assume that the delay h can be partitioned into n equal delay hardware stages separated by clocked registers each having a delay q, the first stage register being the PC. Neglecting the latency and any hazard penalties, compute the average execution time of an instruction by this n-stage pipeline. (2 points)

Total time by combinational and asynchronous circuit is h. Equally among n number of stages. Each stage requires time. q. for pipeline register. Cycletime of n-stage pipeline: q+ 1/n

This is also execution time per instruction

If we ignore letting t hazards

(b) Show that the performance limit for the pipeline when we neglect the latency and hazards is determined by the register delay q. Find the upper bound on the clock frequency for this pipeline datapath. (2 points)

Pipe line will reduce as number of Stages increase.

If n=00 and cycle time as execution time of
an instruction is q Clock free is \frac{1}{q} Hz

(c) For the n-stage pipeline, suppose the average hazard penalty is  $\alpha(n-1)$  cycles per instruction, where  $0 < \alpha < 1.0$  and  $n \ge 1$ . Derive an equation for the optimum number of pipeline stages. (3 points)

$$t = (\alpha + \frac{h}{h})(1 + \alpha h - \alpha) = \varrho + \varrho \alpha h - \varrho \alpha + \frac{h}{h}$$

(d) Assume a circuit design where  $h = 4 \times q$  and an ISA where  $\alpha \approx 0.1$ . What is the optimum number of stages for this pipeline and what is the corresponding speed up over a single-cycle datapath? (3 points)

Optimum Stages 
$$n = \left[\frac{H(1-0.1)}{(0.1)}\right]^{\frac{1}{2}} = 6$$
  
execution time =  $(2+\frac{32}{6})(1+0.1\times6-0.1) = 2.25q$ 

Single cycle = 
$$h+q=Hq+q=5q$$

Pipeline to Single cycle valio = 
$$\frac{5a}{2.250} = \frac{2.72}{2.250}$$

(e) For q = 90ps, tabulate clock cycle time, clock rate, average CPI (include hazard penalty, if any) and performance in million instructions per second (mips) for single-cycle datapath and the pipeline datapath with optimum number of stages found in (d). (8 points)

| Datapath     | Cycle time | Clock frequency | Av. CPI | mips |
|--------------|------------|-----------------|---------|------|
| Single-cycle | 45005      | 2.26Hz          | 1.      | 2222 |
| Pipelined    | 15005      | 6.76 HZ         | 1.5     | 6667 |

a stage

**Problem 5:** The following RISC-V instruction sequence is executed on a 5-cycle pipeline datapath, implemented with hazard detection and forwarding units.

How many bubbles, if any, will be required this instruction sequence? (2 points) Can a compiler improve the performance? (1 point)

there should be 2 bubbles

ble write after read hazard on reg x19

yes, a compiler can improve performance b/c it will eliminate write after read dependency

**Problem 6:** A program consists of two nested loops, with a branch instruction at the end of each loop and no other branch instruction anywhere. The outer loop is executed 15 times and the inner loop 25 times. Determine the prediction accuracy percentage for the following three prediction strategies:

(a) always predict branch not taken, (2 points)

- (b) always predict branch taken, (2 points)
  - le wrong Predictions

(c) use a 1-bit history buffer initialized to the "taken" state for each branch instruction when executed for the first time. (2 points)

I wrong prediction outer loop

29 wrong in inner loop total of 30 wrong predictions

$$ACC = \frac{360 \times 100}{390} = 92.3\%$$